注冊(cè) | 登錄讀書好,好讀書,讀好書!
讀書網(wǎng)-DuShu.com
當(dāng)前位置: 首頁出版圖書科學(xué)技術(shù)計(jì)算機(jī)/網(wǎng)絡(luò)計(jì)算機(jī)組織與體系結(jié)構(gòu)數(shù)字設(shè)計(jì)和計(jì)算機(jī)體系結(jié)構(gòu)

數(shù)字設(shè)計(jì)和計(jì)算機(jī)體系結(jié)構(gòu)

數(shù)字設(shè)計(jì)和計(jì)算機(jī)體系結(jié)構(gòu)

定 價(jià):¥65.00

作 者: (美)David Money Harris、等 著
出版社: 機(jī)械工業(yè)出版社
叢編項(xiàng): 經(jīng)典原版書庫
標(biāo) 簽: 計(jì)算機(jī)理論

ISBN: 9787111223931 出版時(shí)間: 2008-01-01 包裝: 平裝
開本: 16 頁數(shù): 569 字?jǐn)?shù):  

內(nèi)容簡介

  《數(shù)字設(shè)計(jì)和計(jì)算機(jī)體系結(jié)構(gòu)(英文版)》采用了一種獨(dú)特的現(xiàn)代數(shù)字設(shè)計(jì)方法,先介紹數(shù)字邏輯門,接著講述組合電路和時(shí)序電路的設(shè)計(jì),并以這些基本的數(shù)字邏輯設(shè)計(jì)概念為基礎(chǔ)。重點(diǎn)介紹如何設(shè)計(jì)實(shí)際的MIPS處理器。另外,在全書的實(shí)例中運(yùn)用Verilog和VHDL展示基于CAD的電路設(shè)計(jì)方法和技術(shù)。通過《數(shù)字設(shè)計(jì)和計(jì)算機(jī)體系結(jié)構(gòu)(英文版)》,讀者能夠構(gòu)建自己的微處理器,并能夠自頂向下地理解微處理器的工作原理。《數(shù)字設(shè)計(jì)和計(jì)算機(jī)體系結(jié)構(gòu)(英文版)》基于作者豐富的教學(xué)和實(shí)踐經(jīng)驗(yàn),以幽默的寫作風(fēng)格展示了最新的數(shù)字設(shè)計(jì)方法。

作者簡介

  David Money Harris 哈維瑪?shù)聦W(xué)院工程學(xué)副教授。他曾經(jīng)為英特爾、惠普、SUN等公司設(shè)計(jì)微處理器。Sarah L.Harris 哈維瑪?shù)聦W(xué)院工程學(xué)副教授。她在斯坦福大學(xué)獲得電子工程博士學(xué)位,擅長計(jì)算機(jī)體系結(jié)構(gòu)設(shè)計(jì)和系統(tǒng)設(shè)計(jì)。

圖書目錄

Preface
Features
Online Supplements
How to Use the Software Tools in a Course
Labs
Bugs
Acknowledgments
Chapter I From Zero to One
 1.1 The Game Plan
 1.2 The Art of Managing Complexity
  1.2.1 Abstraction
  1.2.2 Discipline
  1.2.3 The Three - Y's
 1.3 The Digital Abstraction
 1.4 Number Systems
  1.4.1 Decimal Numbers
  1.4.2 Binary Numbers
  1.4.3 Hexadecimal Numbers
  1.4.4 Bytes, Nibbles, and All That Jazz
  1.4.5 Binary Addition
  1.4.6 Signed Binary Numbers
 1.5 Logic Gates
 1.5.1 NOT Gate
  1.5.2 Buffer
  1.5.3 AND Gate
  1.5.4 OR Gate
  1.5.5 Other Two-Input Gates
  1.5.6 Multiple-Input Gates
 1.6 Beneath the Digital Abstraction
  1.6.1 Supply Voltage
  1.6.2 Logic Levels
  1.6.3 Noise Margins
  1.6.4 DC Transfer Characteristics
  1.6.5 The Static Discipline
 1.7 CMOS Transistors
  1.7.1 Semiconductors
  1.7.2 Diodes
  1.7.3 Capacitors
  1.7.4 CMOS and pMOS Transistors
  1.7.5 CMOS NOT Gate
  1.7.6 Other CMOS Logic Gates
  1.7.7 Transmission Gates
  1.7.8 Pseudo-nMOS Logic
 1.8 Power Consumption
 1.9 Summary and a Look Ahead
  Exercises
  Interview Questions
Chapter 2 ComMnational Logic
 2.1 Introduction
 2.2 Boolean Equations
  2.2.1 Terminology
  2.2.2 Sum-of-Products Form
  2.2.3 Product-of-Sums Form
 2.3 Boolean Algebra
  2.3.1 Axioms
  2.3.2 Theorems of One Variable
  2.3.3 Theorems of Several Variables
  2.3.4 The Truth Behind It All
  2.3.5 Simplifying Equations
 2.4 From Logic to Gates
 2.5 Multilevel Combinational Logic
  2.5.1 Hardware Reduction
  2.5.2 Bubble Pushing
 2.6 X's and Z's, Oh My
  2.6.1 Illegal Value: X
  2.6.2 Floating Value: Z
 2.7 Karnaugh Maps
  2.7.1 Circular Thinking
  2.7.2 Logic Minimization with K-Maps
  2.7.3 Don't Cares
  2.7.4 The Big Picture
 2.8 Combinational Building Blocks
  2.8.1 Multiplexers
  2.8.2 Decoders
2.9 Timing
  2.9.1 Propagation and Contamination Delay
  2.9.2 Glitcbes
 2.10 Summary
 Exercises
 Interview Questions
Chapter3 Sequential Logic Design
Chapter4 Hardware Description Languages
Chapter5 Digital Building Blocks
Chapter6 Architecture
Chapter7 Microarchitecture
Chapter8 Memory Systems
Appendix A Digital System Implementation
Appendix B MIPS Instructions
Further Reading
Index

本目錄推薦

掃描二維碼
Copyright ? 讀書網(wǎng) ranfinancial.com 2005-2020, All Rights Reserved.
鄂ICP備15019699號(hào) 鄂公網(wǎng)安備 42010302001612號(hào)